Name Solution

Section

1. In the figure below the voltage at Q represents the value stored in the cell and the voltage at  $\overline{Q}$  represents the complement of the stored value. Suppose that the cell stores a 'O'. Consequently,  $v_Q=0~V$  and  $v_{\overline{Q}}=V_{DD}$ . Prior to the word line being raised to  $V_{DD}$ , both Bit and  $\overline{Bit}$  are precharged to  $\frac{V_{DD}}{2}$ . Note that this is different from the text where they are pre-charged to  $V_{DD}$ . As is common,  $V_{tn}=-V_{tp}=0.2~V_{DD}$ .



a. Determine the voltages and currents for the table below *immediately* after the word line is raised to  $V_{DD}$ . Also determine the condition of the transistor (Off, On-Triode, On-Saturation) for each. If  $|v_{GS}|>|V_t|$ , but  $|v_{DS}|=0$ , record the condition as On-No current. Remember that for NMOS transistors,  $v_S< v_D$ .

| Transistor | $ v_{GS} $ | $ v_{GS}  -  V_t $ | $ v_{DS} $ | Condition     |
|------------|------------|--------------------|------------|---------------|
| $Q_3$      | VDD        | Vov-Ve             | 0          | On-No current |
| $Q_5$      | Voi /2     | Vop/2-V+           | V00/2      | 01-5a+        |
| $Q_6$      | Vpo        | V00 - V+           | VD13/2     | On-Triode     |

b. Solve for  $i_{D5}$  and  $i_{D6}$  as a function of k for the access transistors,  $k_a = k_n' \left(\frac{w}{L}\right)_a'$ , and  $V_{DD}$ . (Ignore channel-length modulation.) Simplify your answer.

On:  $|v_{GS}| > |V_t|$ ; Triode:  $|v_{DS}| \le |v_{GS}| - |V_t|$  or  $|v_{GD}| > |V_t|$ ;  $i_D = k \left[ (|v_{GS}| - |V_t|)|v_{DS}| - \frac{1}{2}v_{DS}^2 \right]$ ; Saturation:  $|v_{DS}| \ge |v_{GS}| - |V_t|$  or  $|v_{GD}| < |V_t|$ ;  $i_D = \frac{k}{2}(|v_{GS}| - |V_t|)^2 (1 + \lambda |v_{DS}|)$ 

2. The figures below show the same circuit in Multisim performing the read operation. Four voltages are shown in the waveform diagram. The Word line is raised to  $V_{DD}$  at t=10 ns, with a 1-ns rise time. The magnitude of the threshold voltages for all transistors is 0.2  $V_{DD}$ .  $\mu_n=2.5~\mu_p$ 





- a. Explain why V(vbit) falls faster than V(vbit\_bar) rises. (if your answers to part b are correct these equations give you the answer, but you could think it through without the equations too).

  The drive on Qu is much smaller so even through it is in saturation its current is smaller than that of Qb => Voit falls faster and on the current was about 6x begger in Qb
- b. Briefly explain why V(vbit) falls all the way to 0 V, while V(vbit\_bar) only rises to 1.9 V.

   Degraded level Qu times off when Vn.t.ban = VDD Vt
- c. If the sense amplifier has a differential gain of 10 V/V, estimate the time required for a read from this memory. Hint: the outputs of the sense amplifier should be at the supply rails which implies  $v_{bit} v_{bit\_bar} = 0.25 \, \text{V}$ looks like about 2ns after word starts to rise instance. In a safter word reaches  $v_{bot}$

$$\frac{(W/L)_a}{(W/L)_n} \le \frac{1}{\left(1 - \frac{V_{tn}}{V_{DD} - V_{tn}}\right)^2} - 1 \qquad \frac{(W/L)_p}{(W/L)_a} \le \left(\frac{\mu_n}{\mu_p}\right) \left[1 - \left(1 - \frac{V_{tn}}{V_{DD} - V_{tn}}\right)^2\right]$$